

# EAST WEST UNIVERSITY

# **Department of Computer Science and Engineering**

Course Name: Digital Logic Design

Course Code: CSE345

Instructor Name: Nishat Tasnim

Project Name: 4-bit Binary to Even Parity Code Converter

Date of Submission: 24th May, 2025

\_\_\_\_\_

**Group No: 03** 

| Student ID    | Full Name            |
|---------------|----------------------|
| 2022-2-60-133 | Abdul Wadud          |
| 2022-3-60-064 | MD. Aseer Hamim Mahi |
| 2022-3-60-221 | Fahim Ahamed Sifat   |
| 2023-1-60-121 | Mirza MD Ashif Iqbal |



# **Index**

|    | Topics                              | Page No |
|----|-------------------------------------|---------|
| 1. | Problem Statement                   | 2       |
|    | 1.1 Mini-Project Name               | 2       |
|    | 1.2 Objectives                      | 2       |
|    | 1.3 Introduction                    | 2       |
| 2. | Design Details                      | 3 - 4   |
|    | 2.1 Truth Table                     | 3       |
|    | 2.2 K-Map and Function for Output P | 4       |
|    | 2.3 Logical Expression              | 4       |
| 3. | Circuit Diagram                     | 5 - 6   |
|    | 3.1 TinkerCAD                       | 5       |
|    | 3.2 Quartus II                      | 6       |
|    | 3.2.1 Verilog Code                  | 6       |
|    | 3.2.2 Simulation                    | 6       |
| 4. | Behavioral Verilog Code             | 7 - 8   |
|    | 5.1 Procedural Model                | 7       |
|    | 5.2 Continuous Assign Statement     | 8       |
| 5  | Conclusion                          | Q       |



### 1. Problem Statement

### 1.1 Mini-Project Name:

4-bit Binary to Even Parity Code Converter

### 1.2 Objectives

- 1. To learn about parity bit.
- **2.** To generate the even parity bit for a 4-bit data.
- **3.** To develop skill in data collection analysis.

#### 1.3 Introduction

### What is **Parity bit**?

- A *parity bit* is a basic way to check for errors in digital communications and data storage, used to make sure data stays accurate. It's an extra binary digit added to a string of binary code. In digital systems, when binary data is transmitted and processed, data may be subjected to noise so that such noise can alter 0s (of data bits) to 1s and 1s to 0s.

The sum of the data bits and parity bits can be **even** or **odd**.

In this mini-project, we will understand the functionality of Even Parity.

**Even Parity:** The parity bit is adjusted so that the total number of 1s in the code, including the parity bit, is even. If there are already an even number of 1s, the parity bit is 0. If there are an odd number of 1s, the parity bit is 1.



# 2. Design Details

# 2.1 Truth Table:

|   | Input \ | Variable |   | Parity<br>Bit |   | Output | Variable |   |
|---|---------|----------|---|---------------|---|--------|----------|---|
| A | В       | C        | D | P             | E | F      | G        | Н |
| 0 | 0       | 0        | 0 | 0             | 0 | 0      | 0        | 0 |
| 0 | 0       | 0        | 1 | 1             | 0 | 0      | 0        | 1 |
| 0 | 0       | 1        | 0 | 1             | 0 | 0      | 1        | 0 |
| 0 | 0       | 1        | 1 | 0             | 0 | 0      | 1        | 1 |
| 0 | 1       | 0        | 0 | 1             | 0 | 1      | 0        | 0 |
| 0 | 1       | 0        | 1 | 0             | 0 | 1      | 0        | 1 |
| 0 | 1       | 1        | 0 | 0             | 0 | 1      | 1        | 0 |
| 0 | 1       | 1        | 1 | 1             | 0 | 1      | 1        | 1 |
| 1 | 0       | 0        | 0 | 1             | 1 | 0      | 0        | 0 |
| 1 | 0       | 0        | 1 | 0             | 1 | 0      | 0        | 1 |
| 1 | 0       | 1        | 0 | 0             | 1 | 0      | 1        | 0 |
| 1 | 0       | 1        | 1 | 1             | 1 | 0      | 1        | 1 |
| 1 | 1       | 0        | 0 | 0             | 1 | 1      | 0        | 0 |
| 1 | 1       | 0        | 1 | 1             | 1 | 1      | 0        | 1 |
| 1 | 1       | 1        | 0 | 1             | 1 | 1      | 1        | 0 |
| 1 | 1       | 1        | 1 | 0             | 1 | 1      | 1        | 1 |

## 2.2 K-Map and Function for Output P

| CD | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| AB |    |    |    |    |
| 00 |    | 1  |    | 1  |
| 01 | 1  |    | 1  |    |
| 11 |    | 1  |    | 1  |
| 10 | 1  |    | 1  |    |

## 2.3 Logical Expression:

$$= (\overline{AB} + \overline{AB})(\overline{CD} + \overline{CD}) + (\overline{AB} + \overline{AB})(\overline{CD} + \overline{CD})$$

$$= (A \oplus B)(\overline{C} \oplus \overline{D}) + (\overline{A} \oplus \overline{B})(C \oplus \overline{D})$$

# 3. Circuit Diagram

# 3.1 TinkerCAD:



# 3.2 Quartus II:



### 3.2.1 Verilog Code



### 3.2.2 Simulation



# 4. Behavioral Verilog Code

# **4.1 Procedural Model Statement:**

```
expt2.vv
                                           Compilation Report - Flow Summary
3
       1 ≡module expt2 (input A,B,C,D,output reg P,E,F,G,H);
       2 ≡always@(A,B,C,D) begin
          P=0;
(§
()
          if (~A&~B&~C&D) P=1;
          if (~A&~B&C&~D) P=1;
Ē
       6
          if (~A&B&~C&~D) P=1;
餫
          if (~A&B&C&D) P=1;
1336
      8
          if (A&~B&~C&~D) P=1;
          if (A&~B&C&D) P=1;
      10
          if (A&B&~C&D) P=1;
          if (A&B&C&~D) P=1;
      11
0
      12
          if (A==0)
Z
      13
          E=0;
           else E=1;
14
      15
          if (B==0)
267
268
      16
          F=0;
      17
           else F=1;
1
      18
          if (C==0)
19
           G=0;
      20
          else G=1;
      21
          if (D==0)
      22
          H=0;
      23
           else H=1;
      24
      25
           end
      26
           endmodule
```

#### Simulation Result:





# 4.2 Continuous Assign Statement:

#### Simulation Result:



# 5. Conclusion

In this project, we designed and implemented a 4-bit binary to even parity bit converter, which calculates a parity bit for a given 4-bit input to ensure that the total number of 1s (including the parity bit) is even. The logic used—a series of XOR gates—efficiently determines the parity bit based on the binary input values.

Overall, the 4-bit parity bit generator is a simple yet powerful application of combinational logic and serves as a foundational building block in digital communication and fault-tolerant systems.

